# In-situ real-time temperature control of baking systems in lithography

 $\textbf{Article} \ \ \textit{in} \ \ \textbf{Proceedings of SPIE-The International Society for Optical Engineering} \cdot \textbf{April 2008}$ DOI: 10.1117/12.772719 CITATION READS 1 270 3 authors: Yuheng Wang Hui Tong Chua Hebei Union University University of Western Australia 10 PUBLICATIONS 34 CITATIONS 149 PUBLICATIONS 4,269 CITATIONS SEE PROFILE SEE PROFILE Arthur Tay National University of Singapore 111 PUBLICATIONS 933 CITATIONS SEE PROFILE Some of the authors of this publication are also working on these related projects: Low grade heat driven multi-effect evaporation pilot project View project Wafer bake-chill process View project

## In-situ Real-time Temperature Control of Baking Systems in Lithography

Yuheng Wang<sup>a</sup>, Hui-Tong Chua<sup>b</sup> and Arthur Tay<sup>a</sup>

<sup>a</sup>Dept of Electrical & Computer Engineering, National University of Singapore, 4 Engineering Drive 3, Singapore 117576;

<sup>b</sup>School of Mechanical Engineering, The University of Western Australia, Crawley WA 6009, Australia.

#### ABSTRACT

We proposed an *in-situ* method to control the wafer spatial temperature uniformity during thermal cycling of silicon substrate in the lithography sequence. These thermal steps are usually conducted by the placement of the substrate on the heating plate for a given period of time. We have previously proposed an approach for controling the steady-state wafer temperature uniformity in steady-state. In this paper, we extend the approach by considering the dynamic properties of the system. A detailed physical model of the thermal system is first developed by considering energy balances on the system. Next, by monitoring the bake-plate temperature and fitting the data into the model, the temperature of the wafer can be estimated and controlled in real-time. This is useful as production wafers usually do not have temperature sensors embedded on it, these bake-plates are usually calibrated based on test wafers with embedded sensors. However, as processes are subjected to process drifts, disturbances, and wafer warpages, real-time correction of the bake-plate temperatures to achieve uniform wafer temperature is not possible in current baking systems. Any correction is done based on run-to-run control techniques which depends on the sampling frequency of the wafers. Our approach is real-time and can correct for any variations in the desired wafer temperature performance during both transient and steady state. Experimental results demonstrate the feasibility of the approach.

Keywords: Thermal processing, real-time control, temperature control

## 1. INTRODUCTION

Thermal processing of semiconductor substrate is common and critical to photoresist processing in the lithography sequence. Temperature uniformity control is an important issue in photoresist processing with stringent specifications and has a significant impact on the linewidth or critical dimension (CD). The most temperature sensitive step in the lithography sequence is the post-exposure bake (PEB) step. A number of recent investigations also showed the importance of proper bake-plate operation, both in steady-state and transient, on CD control, <sup>1</sup>. <sup>2</sup>

Thermal processing of semiconductor wafers is commonly performed by placement of the substrate on a heated bake-plate for a given period of time. The heated bake-plate is usually of large thermal mass and is held at a constant temperature by a feedback controller that adjusts the heater power in response to a temperature sensor embedded in the bake-plate near the surface. The wafers are usually placed on proximity pins. When a wafer at room temperature is placed on the bake-plate, the temperature of the bake-plate drops at first but recovers gradually because of closed-loop control. Different air gap sizes will result in different temperature drops in the bake-plate due to the difference in the air gap thermal resistance between the substrates and the bake-plate. A warped wafer will thus affect the various baking processes in the lithography sequence. In this paper we present an in-situ approach to real-time control of both the transient and the steady-state wafer temperature uniformity during the baking steps in the lithography process. Our objective is to control the wafer to its desired value and minimize the spatial temperature non-uniformity across the wafer during the thermal cycle.

Further author information: (Send correspondence to A.T.) A.T.: E-mail: arthurtay@nus.edu.sg, Telephone: +65 65166326

Metrology, Inspection, and Process Control for Microlithography XXII, edited by John A. Allgair, Christopher J. Raymond Proc. of SPIE Vol. 6922, 692237, (2008) · 0277-786X/08/\$18 · doi: 10.1117/12.772719

We have demonstrated previously that information of the average air gap between the wafer and the bake-plate can be obtained with the use of system theory tools.<sup>3</sup> The relationship between the wafer and plate temperature at steady-state can be derived from physical modeling of the baking process. By monitoring the maximum plate temperature drop, the average air gap in each zone can be estimated, and we are able to calculate the new bake-plate temperature set point to achieve desirable wafer steady-state temperature.<sup>4</sup> One of the major drawbacks of the mentioned approach is that it does not take into account the dynamic performance of the wafer temperature. It has been reported that even though the steady-state temperature ranges was minimized, the resulting gains in CD uniformity cannot be realized attributed to the temperature distribution while rising to the PEB temperature.<sup>5</sup>

In this work, we proposed a real-time wafer temperature control method to minimize temperature non-uniformity in the whole heating process and improve the dynamic performance of the wafer temperature. By adopting a detailed simulation model based on first principle heat transfer of the system, we are able to extract the average air gap thickness between the bake-plate and wafer in each of the heating zones and consequently the wafer temperature online. Experimental result shows that the estimated wafer temperature is accurate, with which we can decrease the root mean square (RMS) of temperature non-uniformity in the whole process by more than 70%.

### 2. THERMAL MODELING OF THE SYSTEM

The distributed thermal processing system used in this work is shown in Figure 2. The bake plate is discretized into two zones and separated with a small air gap of approximately 1mm for thermal insulation. The fact that the zones are spatially disjoint ensures no direct thermal coupling between the zones, enhancing controllability. In the baking process, the bake plate is heated up by the cartridge heater attached to it. Resistive heating elements are embedded in each of the heater. Each heating zone is configured with its own temperature sensor and electronics embedded in the cartridge for feedback control. Depending on application, the number of zones of the bake-plate can be easily configured. In this section, we will only present the system dynamics for a two-zone system shown in Figure 2.



Figure 1. Schematic diagram of the thermal processing system.

Energy balances on the elements in the system can then be carried out to obtain a thermal model as follows:

$$C_{w}\dot{T}_{w} = q_{w}^{in} + q_{w}^{out} + q_{w}^{top} + q_{w}^{bottom}$$

$$C_{ag}\dot{T}_{ag} = q_{ag}^{in} + q_{ag}^{out} + q_{ag}^{top} + q_{ag}^{bottom}$$

$$C_{p}\dot{T}_{p} = q_{p}^{in} + q_{p}^{out} + q_{p}^{top} + q_{p}^{bottom}$$

$$C_{c}\dot{T}_{c} = q_{c}^{in} + q_{c}^{out} + q_{c}^{top} + q_{c}^{bottom}$$

$$C_{h}\dot{T}_{h} = q_{h}^{in} + q_{h}^{out} + q_{h}^{top} + q_{h}^{bottom} + q^{input}$$

where T is the temperature above the ambient, C the thermal capacitance,  $q^{in}$ ,  $q^{out}$ ,  $q^{top}$ , and  $q^{bottom}$  the heat flow into the element from inner zone, outer zone, top surface and bottom surface respectively,  $q^{input}$  the heater input power and the subscribe w, ag, p, c, and h represent the wafer, the air gap, the bake plate, the cartridge and the heater respectively.

The wafer top surface is exposed to the surroundings and so we have

$$q_w^{top} = h_w \cdot A_w^{top} \cdot (-T_w)$$

where  $h_w$  is the convection coefficient over the wafer top area  $A_w^{top}$ .

The air gap between the wafer and TEDs is about  $210\mu m$ . Since it is much less than 5.8mm, and their temperature difference is considerably smaller than  $200^{\circ}C$ , the heat transfer mechanism is essentially conductive and given by

$$q_w^{bottom} = -k_{ag} A_{ag} \frac{\partial T_{ag}}{\partial z_{ag}} \bigg|_{boundary}$$

where k is thermal conductivity, and z the thickness.

Since the governing thermal transport between the elements in the system is conductive, at the boundary layer of two adjacent elements, we have

$$-k_{\alpha}A_{\alpha}\frac{\partial T_{\alpha}}{\partial z_{\alpha}}|_{boundary} = -k_{\beta}A_{\beta}\frac{\partial T_{\beta}}{\partial z_{\beta}}\Big|_{boundary}$$

where the subscript  $\alpha$  and  $\beta$  represent the two adjacent elements.

At the bottom layer of the system, the heater is exposed to the ambient, and we have

$$q_h^{bottom} = h_h \cdot A_h^{bottom} \cdot (-T_h)$$

where  $h_h$  is the convection coefficient over the heater bottom area  $A_h^{bottom}$ .

Most thermophysical properties are temperature dependent. However, for the temperature range of interest from  $15^{\circ}C$  to  $150^{\circ}C$ , it is reasonable to assume that they remain fairly constant and can be obtained from handbooks,<sup>78</sup> as tabulated in Table I.

To assess the quality of the proposed system model, we perform conventional baking process experiment and compare the simulation with the experimental results. Our objective is to demonstrate that the proposed model succeeds in predicting the experimental wafer temperatures using bake-plate temperature drop and the input signal without resorting to the use of any fitting parameter and is therefore useful for scaling up.

In the experiment, a room temperature flat wafer is dropped on the baking system with proximity pin height of  $140\mu m$ . This causes the bake-plate temperature drop at first but recovers gradually because of closed-loop control. Two proportional-integral (PI) controllers are used to control the two zones of the bake-plate. Figure 2 shows the comparison result of the simulation and experimental bake-plate and wafer temperature when the air gap thickness is  $140\mu m$ .

It can be seen that the fit between of the wafer temperature from simulation and experimental results are very closed, which verify the effectiveness of the proposed thermal model. With the confidence of the system modeling, we will next fulfill real-time control experiment with the system model.

|                       | Property                      | Value                 |
|-----------------------|-------------------------------|-----------------------|
| Wafer (silicon)       | Density, $\rho$               | $2330kgm^{-3}$        |
|                       | Specific heat capacity, $c_v$ | $750JK^{-1}kg^{-1}$   |
|                       | Thermal conductivity, $k$     | $99Wm^{-1}K^{-1}$     |
|                       | Convection coefficient, $h$   | $3.3824Wm^{-2}K^{-1}$ |
|                       | Thickness, $z$                | 0.675mm               |
| Air                   | Density, $\rho$               | $1.1kgm^{-3}$         |
|                       | Specific heat capacity, $c_v$ | $1000JK^{-1}kg^{-1}$  |
|                       | Thermal conductivity, $k$     | $0.03Wm^{-1}K^{-1}$   |
| Bake-plate (aluminum) | Density, $\rho$               | $2700kgm^{-3}$        |
|                       | Specific heat capacity, $c_v$ | $917JK^{-1}kg^{-1}$   |
|                       | Thermal conductivity, $k$     | $250Wm^{-1}K^{-1}$    |
|                       | Convection coefficient, $h$   | $7.271Wm^{-2}K^{-1}$  |
|                       | Thickness, $z$                | 6.8mm                 |
| Cartridge (aluminum)  | Density, $\rho$               | $2700 kgm^{-3}$       |
|                       | Specific heat capacity, $c_v$ | $917JK^{-1}kg^{-1}$   |
|                       | Thermal conductivity, $k$     | $250Wm^{-1}K^{-1}$    |
|                       | Convection coefficient, $h$   | $4.86Wm^{-2}K^{-1}$   |
|                       | Thickness, $z$                | 4.4mm                 |
| Heater (aluminum)     | Density, $\rho$               | $2700 kgm^{-3}$       |
|                       | Specific heat capacity, $c_v$ | $917JK^{-1}kg^{-1}$   |
|                       | Thermal conductivity, $k$     | $250Wm^{-1}K^{-1}$    |
|                       | Convection coefficient, $h$   | $5.7828Wm^{-2}K^{-1}$ |
|                       | Thickness, $z$                | 5.4mm                 |

Table 1. Physical parameters of the thermal processing system, <sup>7</sup>. <sup>8</sup>

## 3. EXPERIMENTAL RESULT

## 3.1. Experimental Setup

Most of the experimental conditions are similar to.<sup>3</sup> The experimental setup for the baking of 200 mm wafer is shown in Figure 2. Resistance temperature detectors (RTDs) are attached to the wafer, 910 for temperature measurement. The wafer is dropped onto the chuck by aligning the major flat surface of the wafer with the proximity pins. A control-system software was developed using the National Instruments LabView programming environment 11 to create a multivariable PI control framework and a dynamic temperature control system.

### 3.2. Control Structure

The proposed approach required detailed information of the system in order to identify the average air gap during subsequent processing. For the two-zone system, we have got accurate state-space model in section 2. Based on the model, we can develop a grey-box state-space model with the air gap thickness of the two zones as unknowns. In the experiment, the bake-plate temperature readings and input control signals are collected and fitted into the model to extract the air gap thickness and wafer temperature.

Figure 3.2 shows the control systems framework, the bake-plate temperatures,  $T_{p1}$  and  $T_{p2}$ , and the control signal,  $u_1$  and  $u_2$ , in the two zones system are measured and sent to the estimator. The grey-box-model-based estimator will then estimate the air gap thickness and the wafer temperature of the two zones. The estimated



Figure 2. Bake-plate and wafer temperature in simulation and experiment with air gap thickness of  $140\mu m$  using the calculated model.



Figure 3. Block diagram of control structure.

air gap thickness  $t_{ag}$  is then used to determine the set-point  $r_{p1}$  of the bake plate and the estimated wafer temperatures  $T_{ew1}$  and  $T_{ew2}$  are used to control the wafer temperature uniformity in the process.

Using this method, we can real-time estimate the air gap thickness and wafer temperature and consequently regulate the control signal on-line to achieve desired wafer temperature and minimize temperature non-uniformity in the whole process.

## 3.3. Experimental Result

To demonstrate our approach, a flat wafer is firstly dropped on the bake-plate with a proximity pin height of  $210\mu m$ . Figure 3.3 shows the bake-plate and wafer temperature profiles using the steady-state temperature control method<sup>4</sup> and the proposed real-time control method. To validate our results, two temperature sensors (in this case RTDs) are embedded on the wafer surface corresponding to the center of each zone to monitor the wafer temperature.



Figure 4. Temperature profile of bake-plate and wafer when a flat wafer is dropped on bake-plate with proximity pin height of  $210\mu m$ . The bake-plate temperatures, wafer temperatures and wafer temperature non-uniformity during the baking process are shown in subplots (a), (b) and (c) respectively.

Figure 3.3 consists of two experimental runs, (1) and (2). Run (1) corresponds to the steady-state control approach when the wafer is dropped on the bake-plate. The air gaps are first estimated based on the maximum bake-plate temperature drops. Then the new bake-plate temperature are set based on the estimated air gap thickness as shown in Figure 3.3(a). Notice that the wafer temperature is controlled to  $90^{\circ}C$  with a steady-state temperature nonuniformity of about  $0.1^{\circ}C$  as shown in Figure 3.3(b) and (c). However, since the new bake-plate temperature set-points are implemented about 20 seconds after the wafer is dropped to allow the maximum temperature drop point to occur as well as for computational delay of the corresponding air gap, the wafer can only reach steady state after about 80 seconds as shown in Figure 3.3(b). Furthermore, the wafer has a temperature nonuniformity of about  $4^{\circ}C$  in transient period as shown in Figure 3.3(c) since the temperature non-uniformity cannot be controlled before the air gap thickness estimation.

Next, real-time control of the wafer temperature is implemented. Figure 3.3(b) and (c) of run (2) shows that the wafer temperature reached  $90^{\circ}C$  in 50 seconds with the maximum temperature nonuniformity less than  $1.5^{\circ}C$  during the transient and steady state temperature nonuniformity less than  $0.1^{\circ}C$ . The corresponding maximum temperature nonuniformity and root mean square error (RMS) during the thermal processing for experimental runs (1) and (2) are also shown in Table 2. It can be seen that the temperature nonuniformity RMS in the heating process is decreased form  $1.48^{\circ}C$  to  $0.49^{\circ}C$ , an improvement of over 70%.

The feasibility of the approach is further demonstrated by heating a wafer with center-to-edge warpage of

 $140\mu m$  on the same bake-plate with the proximity pin height of  $210\mu m$ . Wafer warpage is created mechanically as described in and shown in Figure 2. The corresponding results are tabulated in Table 2 and shown in Figure 3.3, experimental run(3) and run(4). As expected, using the real-time control method, the warped wafer can also reach the steady-state temperature within 50 seconds, with much better temperature uniformity than steady-state control method. We note that both approaches described are superior to existing practice in the industries where any compensation is done in a run-to-run control approach.



Figure 5. Temperature profile of bake-plate and wafer when a wafer with center-to-edge warpage of  $140\mu m$  is dropped on bake-plate with proximity pin height of  $210\mu m$ . The bake-plate temperatures, wafer temperatures and wafer temperature non-uniformity during the baking process are shown in subplots (a), (b) and (c) respectively.

| Run | Maximum nonuniformity (° $C$ ) | Nonuniformity RMS ( ${}^{\circ}C$ ) |
|-----|--------------------------------|-------------------------------------|
| (1) | 3.93                           | 1.48                                |
| (2) | 1.45                           | 0.49                                |
| (3) | 4.68                           | 1.62                                |
| (4) | 1.33                           | 0.39                                |

Table 2. Performance comparison of the steady-state wafer temperature control method and the proposed real-time control method.

## 4. CONCLUSION

The lithography manufacturing process will continue to be a critical area in semiconductor manufacturing that limits the performance of microelectronics. Enabling advancements by computational, control, and signal processing methods are effective in reducing the enormous costs and complexities associated with the lithography sequence. In this paper, we have demonstrated an *in situ* approach to real-time control of the wafer temperature uniformity in heating process. Wafer temperature uniformity in transient period has been improved greatly

compared to the previous steady-state method. With the proposed approach, the root mean square of the wafer temperature nonuniformity across the wafer in the whole heating process has been improved more than 70%. The proposed approach can also be scaled up for larger wafers by increasing the number of sensors, actuators, and controllers.

#### REFERENCES

- 1. Hisai, A., Kaneyama, K. and Pieczulewski, C., "Optimizing CD uniformity by total PEB cycle temperature control on track equipment," Proc. SPIE 4690, 754-760 (2002).
- 2. Zhang, Q., Tang, C., Cain, J., Hui, A., Hsieh, T., Maccrae, N., Singh, B., Poolla, K., and Spanos, C.J., "Across-wafer CD uniformity control through lithography and etch process: experimental verification," Proc. SPIE 6518, 65182C (2007).
- 3. Tay, A., Ho, W.K., Hu, N. and Chen, X.Q., "Estimation of wafer warpage profile during thermal processing in microlithography," Review of Scientific Instruments, 76(7), 075111-7 (2005).
- 4. Tay, A., Ho, W.K., and Hu, N., "An in-situ approach to real-time spatial control of steady-state wafer temperature during thermal processing in microlithography," IEEE Trans. Semicond. Manuf., 20(1), 5-12 (2007).
- 5. Tiffany, J. and Cohen, B., "Reduction of across wafer CDU via constrained optimization of a multi-channel PEB plate controller based on in-situ measurements of thermal time constants," Proc. SPIE 5377, 894-901 (2004).
- 6. Hollands, K.G., Raithby, G. and Konicek, L., "Correlation equations for free convection heat transfer in horizontal layers of air and water," Int. J. Heat Mass transfer, 18, 879 (1975).
- 7. Raznjevic, K., [Handbook of Thermodynamic Tables and Charts], Washington, DC: Hemisphere, (1976).
- 8. Rowe, D.M., [Handbook of Thermoelectrics], CPC Press, New York, (1994).
- 9. El-Awady, K., Schaper, C.D. and Kailath, T., "Programmable thermal processing module for semiconductor substrates," IEEE Trans. Control Syst. Technol., 12(4), 493-509 (2004).
- 10. Tay, A., Ho, W.K., Loh, A.P., Lim, K.W., Tan, W.W. and Schaper, C.D., "Integrated bake/chill module with in situ temperature measurement for photoresist processing," IEEE Trans. Semicond. Manuf., 17(2), 231-242 (2004).
- 11. National Instruments Corporation [Online]. Available: http://www.ni.com, (2007).